

2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645



# Lt. Shree Chimanbhai Shukla

# B.C.A./B.Sc.IT-SEMESTER-2

# SUB :- COMPUTER ORGANIZATION & ARCHITECTURE

Shree H.N.Shukla College Street No. 2, Vaishali Nagar, Nr. Amrapali Under Bridge, Raiya Road, Rajkot. Ph. (0281)2440478, 2472590



Shree H.N.Shukla College Street No. 3, Vaishali Nagar, Nr. Amrapali Under Bridge, Raiya Road, Rajkot. Ph. (0281)2471645

(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

<u>CH-1 DIGITAL LOGIC CIRCUIT</u> <u>14 MARKS</u> <u>22 LECTURES</u>

**INDEX** 

| <u>SR NO</u> | TOPICS                |
|--------------|-----------------------|
| 1            | DIGITAL COMPUTER      |
| 2            | LOGIC GATE            |
| 3            | BOOLEAN ALGEBRA       |
| 4            | COMBINATIONAL CIRCUIT |
| 5            | HALF ADDER            |
| 6            | FULL ADDER            |
| 7            | SUBTRACTOR            |
| 8            | MIN TERM              |
| 9            | MAX TERM              |
| 10           | K'MAP                 |
| 11           | FLIP FLOP             |
| 12           | CLOCK PULSE           |



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

# **Q-1 WHAT IS DIGITAL COMPUTER?**

# **DETAILING:**

X Digital computer is machine that store data in <u>numerical format</u>.

X Digital computer use **binary number system.** 

X The first digital computer was developed in 1940.

# 🗹 One Marks Questions:- 🗹

| Question                | Answer               |
|-------------------------|----------------------|
| 1. Digital computer use | Binary number system |
|                         |                      |
| 2. When was found first | 1940                 |
| digital computer?       |                      |

# Q-2 WHAT IS LOGIC GATE? EXPLAIN TYPES OF LOGIC GATE.

# **DETAILING:**

# **LOGIC GATE:**

 $\aleph$  The <u>calculation</u> of <u>binary information</u> is done by <u>logic circuit</u> is called logic gate.

K Gate is electronics circuit with <u>one or more</u> input <u>but</u> only <u>one output</u>.

K Each gate has logic circuit, Boolean function and truth table.

X There are three types of logic gate

- 1. Basic Gate
- 2. Universal Gate
- 3. Exclusive Gate





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,24725 3 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

# 💐 <u>Basic Gate:-</u>

- Basic gate has <u>4</u> sub gates like <u>And</u>, Or, Not , Buffer.
- Now we explain each and every basic gates.

# ☆1)AND Gate:-

- The and gate produce the and logic circuit.
- The and gate is used for multiplication.

# ✓ Logic circuit/ Boolean circuit:-



**<u>Boolean function:</u>** <u>C= A.B</u> OR <u>C=(AB)</u>

**<u>Truth table:-</u>** 

| A | B | <u>C(AB)</u> |
|---|---|--------------|
| 0 | 0 | 0            |
| 0 | 1 | 0            |
| 1 | 0 | 0            |
| 1 | 1 | 1            |

- In above diagram there are <u>two input</u> like <u>A</u> and <u>B</u>. and there is only <u>one</u> <u>output</u> is <u>C</u>.
- in the truth table output is <u>one</u> when <u>both</u> input are <u>one</u> otherwise <u>output</u> will be <u>zero.</u>



2 – Vaishalinagar Nr. Amrapali Under Bridge **Raiya Road** Rajkot – 360001

3 – Vaishalinagar

Nr. Amrapali Under Bridge **Raiya Road** Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

# **☆2)** OR Gate:-

- The or gate produce the <u>or logic circuit</u>.
- The or gate is used **for addition.**

✓ Logic circuit/ Boolean circuit:-



**Boolean function:-** $\underline{\mathbf{C} = \mathbf{A} + \mathbf{B}}$  OR  $\underline{\mathbf{C}}=(\mathbf{A}+\mathbf{B})$ 

**<u>Truth table:-</u>** 

| A | B | <u>C(A+B)</u> |
|---|---|---------------|
| 0 | 0 | 0             |
| 0 | 1 | 1             |
| 1 | 0 | 1             |
| 1 | 1 | 1             |

- In above diagram there are two input like <u>A</u> and <u>B</u>. and there is only <u>one</u> output is C.
- in the truth table output is <u>zero</u> when <u>both</u> input are <u>Zero</u> otherwise output will be one.

# **☆3)** <u>NOT Gate:-</u>

• The not gate is also called **inverter gate**, **compliment** gate and **reverse** gate.

2 – Vaishalinagar Nr. Amrapali Under Bridge **Raiya Road** Rajkot – 360001

3 – Vaishalinagar

Nr. Amrapali Under Bridge **Raiya Road** Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

✓ Logic circuit/ Boolean circuit:-



**Boolean function:-**



**<u>Truth table:-</u>** 

| A | <u>A</u> |
|---|----------|
| 0 | 1        |
| 1 | 0        |

- Not gate is **compliment** gate.
- It has only one **<u>input</u>** and **<u>one output.</u>**

**☆**4)Buffer Gate:-

✓ Logic circuit/ Boolean circuit:-



**Boolean function:-**



**<u>Truth table:-</u>** 

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| A | A |
|---|---|
| 0 | 0 |
| 1 | 1 |

ষ্<u>ষ Universal Gate:-</u>

- There are **two types** of universal gate like **<u>nand and nor</u>**.
- Nand means **<u>negative and</u>**, nor means negative or.
- Universal gate is compliment gate of basic gate.
- Why are they called universal gates?
- NAND and NOR gates are called universal gates <u>because</u> they <u>perform</u> <u>all the Logic functions</u> <u>OR</u>, <u>AND</u> and <u>NOT</u>.

# **☆1)** Nand<u>Gate:-</u>

- The nand gate is **<u>negative</u>** of **<u>and gate.</u>**
- The nand gate is **<u>universal gate.</u>**
- The nand gate has **<u>two input</u>** and <u>**only one output**</u>.
- The nand gate is **<u>complement</u>** of <u>and gate</u>.

✓ Logic circuit/ Boolean circuit:-



**Boolean function:-**

 $\underline{\mathbf{C}} = (\underline{\mathbf{A}}, \underline{\mathbf{B}})$  OR

C=(AB)

**☑** Truth table:-

| A | B | C(AB) |
|---|---|-------|
| 0 | 0 | 1     |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge **Raiya Road** Rajkot – 360001

3 – Vaishalinagar

Nr. Amrapali Under Bridge **Raiya Road** Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| 0 | 1 | 1 |
|---|---|---|
| 1 | 0 | 1 |
| 1 | 1 | 0 |

- In above diagram there are <u>two input</u> like <u>A</u> and <u>B</u>. and there is only <u>one</u> output is C.
- in the truth table output is **zero when both input are one**. Other wise output will be 1.

**☆2)** <u>Nor Gate:-</u>

- The nor gate means **<u>negative or</u>**
- It is **compliment** of or gate.
- The nor gate is **reverse of or gate**.

✓ Logic circuit/ Boolean circuit:-



(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,24725

3 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

**<u>Truth table:-</u>** 

| A | B | <u>C(A+B)</u> |
|---|---|---------------|
| 0 | 0 | 1             |
| 0 | 1 | 0             |
| 1 | 0 | 0             |
| 1 | 1 | 0             |

- In above diagram there are <u>two input</u> like <u>A</u> and <u>B</u>. and there is only <u>one</u> <u>output</u> is <u>C</u>.
- in the truth table output is <u>one when both input are zero</u>. Other wise <u>output will be zero.</u>

### ই Exclusive Gate:-

- $\circ$  there are two types of exclusive gate like <u>ex-or</u> and <u>ex-nor</u>.
- Now we can explain both gate one by one.

# ☆1) Exclusive Or Gate:-

• The exclusive or gate is also <u>called Xor gate.</u>

✓ Logic circuit/ Boolean circuit:-



**<u>Boolean function:-</u>** 

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725

3 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

**<u>Truth table:-</u>** 

| A | B | $\underline{\mathbf{C}}(\mathbf{A} \rightarrow \mathbf{B})$ |
|---|---|-------------------------------------------------------------|
| 0 | 0 | 0                                                           |
| 0 | 1 | 1                                                           |
| 1 | 0 | 1                                                           |
| 1 | 1 | 0                                                           |

- In above diagram there are <u>two input</u> like <u>A</u> and <u>B</u>. and there is only <u>one</u> <u>output</u> is <u>C</u>.
- in the truth table output is <u>zero when both input are same</u>. Other wise <u>output will be one.</u>

**☆2)** Exclusive NOr Gate:-

- The exclusive Nor gate is also <u>called Ex nor gate</u>.
- It is <u>compliment</u> of <u>ex or gate</u>
   ✓ Logic circuit/ Boolean circuit:-



✓ Boolean function:-

C = (A + B)

**<u>Truth table:-</u>** 

| A | B | $\underline{\mathbf{C}}(\overline{\mathbf{A}} \rightarrow \overline{\mathbf{B}})$ |
|---|---|-----------------------------------------------------------------------------------|
| 0 | 0 | 1                                                                                 |
| 0 | 1 | 0                                                                                 |
| 1 | 0 | 0                                                                                 |
| 1 | 1 | 1                                                                                 |



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

- In above diagram there are <u>two input</u> like <u>A</u> and <u>B</u>. and there is only <u>one</u> <u>output</u> is <u>C</u>.
- in the truth table output is <u>one when both input are same</u>. Other wise <u>output will be zero.</u>

| <u>Question</u>                          | Answer          |
|------------------------------------------|-----------------|
| 1. how many types of gate are available? | <u>8</u>        |
| 2. give the name of basic gate           | And , or , not. |
| 3. Nor means?                            | Negative or     |
| 4. Nand mens?                            | Negative and.   |
| 5. Ex or means?                          | Exclusive or.   |

# ☑ One Marks Questions:- ☑

### **Q-3 WHAT IS BOOLEAN VARIABLE?**

### **DETAILING:**

- A variable that consist only <u>two</u> values either <u>o and 1</u> is known as <u>Boolean variable</u> or <u>binary variable</u>.
- The valid binary variable name are  $\underline{\mathbf{a}, \mathbf{b}}$ ,  $\underline{\mathbf{A}, \mathbf{B}}$ ,  $\underline{\mathbf{a1}, \mathbf{a2}}$  etc.

### Q-4 WHAT IS TRUTH TABLE ?.

### **DETAILING:**

• The table which represent <u>relationship</u> between <u>variable</u> and <u>function</u> is known as <u>truth table</u>.

**Q-5 DRAW THE LOGIC CIRCUIT FOR THE FOLLOWING FUNCTION ?.** 

### **DETAILING:**

1)  $\mathbf{F} = \mathbf{ABC}$ 



(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

4)



5)

| F = X 4 2 A +         | - A' IBC | and production of the second second                         | and the star |
|-----------------------|----------|-------------------------------------------------------------|--------------|
| X OXI<br>Y OY<br>Z OZ |          | X <sup>1</sup> Y <sup>1</sup> z <sup>1</sup> A <sup>1</sup> |              |
|                       |          | F CLOND C                                                   | )=           |
| B                     |          | Allac                                                       | LE T         |
|                       |          |                                                             | Ser of       |

**Q-6 GIVE THE EQUATION FOR FOLLOWING CIRCUIT**.

# **DETAILING:**

1)

(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645





# Q-7 EXPLAIN COMBINATIONAL CIRCUIT AND EXPLAIN ITS TYPES.

### **DETAILING:**

- Combinational circuit is **<u>collection of logic gate.</u>**
- In the combinational circuit there is **<u>no future to store previous output</u>**.
- in the combinational circuit **output** is **depend** on **the basic current input**
- the block diagram of combinational circuit is follow.



(AFFILIATED TO SAURASHTRA UNIVERSITY) 2 – Vaishalinagar Nr. Amrapali Under Bridge **Raiya Road** Rajkot - 360001

3 – Vaishalinagar

Nr. Amrapali Under Bridge **Raiya Road** Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645



- In the above diagram there are <u>**n** input</u> and <u>**m** output</u> variable.
- If there are **n** input so we can get 2<sup>n</sup> output.

→ Types of combinational circuit:-

There are two types of combinational circuit like • 1) Half adder and 2) full adder.

### ☆1) <u>Half adder:-</u>

☑ a combinational circuit that **perform** binary **addition** of **two bits** are called half adder.

✓ the input variable of half adder are called **augend** and **adder**. ☑ Block diagram of half adder are follow.



 $\mathbf{V}$  in the above diagram there are two input like **a** and **b** and there are two output like s and c.

**<u>✓</u>** s means **<u>sum</u>** and **<u>c</u>** means **<u>carry</u>**.

# **Truth table:-**

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge **Raiya Road** Rajkot – 360001

3 – Vaishalinagar

Nr. Amrapali Under Bridge **Raiya Road** 

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| <u>A</u> | B | <u>S</u> | <u>C</u> |
|----------|---|----------|----------|
| 0        | 0 | 0        | 0        |
| 0        | 1 | 1        | 0        |
| 1        | 0 | 1        | 0        |
| 1        | 1 | 0        | 1        |

**Boolean function:-**

 $S = a \oplus b$ C= ab

✓ Logic circuit/ Boolean circuit:-



### **☆**2) Full adder:-

 $\blacksquare$  a combinational circuit that perform binary addition of three or more bits is known as full adder.

 $\mathbf{\underline{M}}$  a block diagram of combinational circuit is follow.



### **I** Truth table:-



(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge **Raiya Road** Rajkot – 360001

3 – Vaishalinagar

Nr. Amrapali Under Bridge **Raiya Road** 

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| 0 | 0 | 1 | 0 | 1 |
|---|---|---|---|---|
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 1 |
|   |   |   |   |   |

### ☑ One Marks Questions:- ☑

| Question           | Answer           |
|--------------------|------------------|
| 1. <u>Ha means</u> | Half adder       |
| 2. Fa means        | Full adder       |
| 3. Half adder add  | 2                |
| bits               |                  |
| 4. Full adder add  | <u>3 or more</u> |
| bits               |                  |
| <b>5.</b> C means  | Carry            |
|                    |                  |

# Q-8 EXPLAIN HALF SUBTRACTOR AND FULL SUBTRACTOR.

### **DETAILING:**

### **☆1) Half subtractor:-**

A combinational circuit that perform binary **subtraction** of **two bits** is knows as **half subtractor**.

☑ block diagram of half subtractor is follow.





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

**<u>in</u>** in the above diagram there are <u>two input</u> like A and B. and there are <u>two output</u> like <u>**d**</u> and <u>**b**</u>. d means <u>**difference**</u> and b means <u>**borrow**</u>.

### ★2) Full subtractor:-

 $\mathbf{\underline{M}}$  A combinational circuit that perform binary <u>subtraction</u> of <u>three or</u> <u>more bits</u> is knows as <u>Full subtractor</u>.

<u>*⊠*</u> block diagram of half subtractor is follow.



 $\mathbf{\underline{M}}$  in the above diagram there are <u>three input</u> like A and B and b. and there are <u>two output</u> like <u>d</u> and <u>b</u>. d means <u>difference</u> and b means <u>borrow</u>.

### ☑ One Marks Questions:- ☑

| Question           | Answer          |
|--------------------|-----------------|
| 1. <u>Hs means</u> | Half subtractor |
| 2. Fs means        | Full subtractor |
| 3. Half subtractor | 2               |
| 4. Fs minus bits   | 3 or more       |
| 5. D means         | difference      |

### Q-9 EXPLAIN MIN TERM <u>OR</u> EXPLAIN SUM OF PRODUCT(SOP) <u>OR.</u> EXPLAIN STANDARD PRODUCT.

### **DETAILING:**

**<u>Consider</u>** if we have <u>two</u> binary <u>variable</u> like <u>A</u> and <u>B</u>.





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

✓ if we perform <u>And</u> operation(\*) between this two variable, so we can get <u>four</u> unique combination this combination is called is <u>min term</u>. ✓ in min term <u>always</u> use <u>And</u> gate.

 $\mathbf{V}$  **<u>two</u>** variable min term as per follow.

| A | B | Min Term     | <b>Designation</b> |
|---|---|--------------|--------------------|
| 0 | 0 | <b>A' B'</b> | Мо                 |
| 0 | 1 | A' B         | M1                 |
| 1 | 0 | <b>A B'</b>  | M2                 |
| 1 | 1 | AB           | M3                 |

✓ <u>three</u> variable min term as per follow.

| Ι | npu | t | Min Terms                   | Min Term       |
|---|-----|---|-----------------------------|----------------|
| X | Y   | Z | (Standard product<br>terms) | Designation    |
| 0 | 0   | 0 | X' Y' Z'                    | $m_0$          |
| 0 | 0   | 1 | X' Y' Z                     | $m_1$          |
| 0 | 1   | 0 | X' Y Z'                     | m <sub>2</sub> |
| 0 | 1   | 1 | X' Y Z                      | m <sub>3</sub> |
| 1 | 0   | 0 | X Y' Z'                     | $m_4$          |
| 1 | 0   | 1 | X Y' Z                      | $m_5$          |
| 1 | 1   | 0 | X Y Z'                      | $m_6$          |
| 1 | 1   | 1 | X Y Z'                      | m <sub>7</sub> |

✓ Min term are also

### known as standard product.

☑ The **symbol** of min term is <u>"mi"</u>

### ☑ One Marks Questions:- ☑

| <b>Question</b>       | Answer         |
|-----------------------|----------------|
| 1. Min term use gate  | And            |
| 2. Sop means          | Sum of product |
| 3. Symbol of min term | <u>"mi"</u>    |
| is                    |                |

Q-10 EXPLAIN MAX TERM <u>OR</u> EXPLAIN PRODUCT OF SUM(POS) <u>OR.</u> EXPLAIN STANDARD SUM.



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

# **DETAILING:**

**<u>Consider</u>** if we have <u>two</u> binary <u>variable</u> like <u>A</u> and <u>B</u>.

 $\blacksquare$  if we perform <u>OR</u> operation(+) between this two variable, so we can get <u>four</u> unique combination this combination is called is <u>max term</u>.

| A | B | Max Term                  | Designation |
|---|---|---------------------------|-------------|
| 0 | 0 | $\mathbf{A} + \mathbf{B}$ | Mo          |
| 0 | 1 | A + B'                    | M1          |
| 1 | 0 | A'+ B                     | M2          |
| 1 | 1 | A'+ B'                    | M3          |

 $\mathbf{V}$  <u>three</u> variable max term as per follow.

| Input |   | t | MaxTerms     | max Term       |  |
|-------|---|---|--------------|----------------|--|
| X     | Y | Z |              | Designation    |  |
| 0     | 0 | 0 | X + Y + Z    | $m_0$          |  |
| 0     | 0 | 1 | X + Y + Z'   | $m_1$          |  |
| 0     | 1 | 0 | X + Y' + Z   | $m_2$          |  |
| 0     | 1 | 1 | X + Y' + Z'  | $m_3$          |  |
| 1     | 0 | 0 | X + Y + Z    | $m_4$          |  |
| 1     | 0 | 1 | X' + Y + Z'  | $m_5$          |  |
| 1     | 1 | 0 | X' + Y' + Z  | m <sub>6</sub> |  |
| 1     | 1 | 1 | X' + Y' + Z' | m <sub>7</sub> |  |

✓ Max term are also <u>known</u> as <u>product of sum</u>
✓ The <u>symbol</u> of max term is <u>"Mi"</u>





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

# Q-11 EXPLAIN K'MAP.(KARNAUGH MAP)

**DETAILING:** 

K'map is <u>mapping</u> method to <u>simplify</u> <u>Boolean function</u>.
K'map is <u>mapping</u> method <u>which describe</u> <u>min term</u> into <u>graphical</u> <u>format</u>.

 $\mathbf{V}$  there are <u>three types</u> of k'map like <u>two</u> variable <u>, three</u> variable and <u>four</u> variable k'map.

1) two variable k'map:-

 $\mathbf{V}$  consider that kmap for two variable now we can describe follow

| Mo | M1 | 0 | 1 |
|----|----|---|---|
| M2 | M3 | 2 | 3 |

| 00 | 01 |  | A'h' | A'h |
|----|----|--|------|-----|
| 10 | 11 |  | AB'  | AB  |

# **EX-1:-**

1) <u>F=(A,B)= <(0,2)</u> Solve using k' map.

| Mo | M1 | 0 |  |
|----|----|---|--|
| M2 | M3 | 2 |  |

| 00 |  |
|----|--|
| 10 |  |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| A'b' |  |
|------|--|
| Ab'  |  |

Ans f=b'.

### 2) three variable k'map:-

 $\mathbf{V}$  consider that kmap for three variable now we can describe follow

| Мо | M1 | M3 | M2 |
|----|----|----|----|
| M4 | M5 | M7 | M6 |

| 0 | 1 | 3 | 2 |
|---|---|---|---|
| 4 | 5 | 7 | 6 |

| x | 00     | 01    | 11   | 10    |
|---|--------|-------|------|-------|
| 0 | X'Y'Z' | X'Y'Z | X'YZ | X'YZ' |
| 1 | XYZ    | XYZ   | XYZ  | XYZ   |

#### 3) four variable k'map:-

 $\blacksquare$  consider that kmap for four variable now we can describe follow

| WX | 00 .                   | 01                    | 11                 | 10                     |
|----|------------------------|-----------------------|--------------------|------------------------|
| 00 | W'X'Y'Z'0              | W'X'Y'Z 1             | W'X'YZ 3           | W'X'YZ' 2              |
| 01 | W'X Y'Z' 4             | W'XY'Z 5              | W'XYZ <sub>7</sub> | W'X Y Z' 6             |
| 11 | W X Y'Z' <sub>12</sub> | W X Y'Z <sub>13</sub> | WXYZ <sub>15</sub> | W X Y Z' <sub>14</sub> |
| 10 | W X'Y'Z' <sub>8</sub>  | W X'Y'Z 9             | wxyz <sub>11</sub> | W X'Y Z' <sub>10</sub> |



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No-(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

### Ex. F (a, b, c, d) = E (12, 2, 14, 10)

| m0  | m1  | m3  | m2  |
|-----|-----|-----|-----|
| m4  | m5  | m7  | mб  |
| m12 | m13 | m15 | m14 |
| m8  | m9  | m11 | m10 |

| 0         | 1  | 3  | 2         |
|-----------|----|----|-----------|
| 4         | 5  | 7  | 6         |
| <u>12</u> | 13 | 15 | <u>14</u> |
| 8         | 9  | 11 | <u>10</u> |

| 0000        | 0001 | 0011 | <u>0010</u> |
|-------------|------|------|-------------|
| 0100        | 0101 | 0111 | 0110        |
| <u>1100</u> | 1101 | 1111 | <u>1110</u> |
| 1000        | 1001 | 1011 | <u>1010</u> |

| -            | - | - | <u>ab</u> c <u>d</u>  |
|--------------|---|---|-----------------------|
| -            | - | - | -                     |
| ab <u>cd</u> | - | - | Abc <u>d</u>          |
| -            | - | - | a <u>b</u> c <u>d</u> |

**Ans.** F= <u>d</u>

### ☑ One Marks Questions:- ☑

| Question                       | Answer       |
|--------------------------------|--------------|
| 1. <u>Full form of k ' map</u> | Karnaugh map |

### Q.12 EXPLAIN DON'T CARE CONDITION.

### **DETAILING:**

✓ In Kmap every call represent a <u>min- term(max- term)</u> means <u>0 ro1</u> but we <u>don't care</u> about <u>0 or 1</u>, this condition is called Don't care condition.

**<u>Ex.</u>**  $F(a, b) = \Sigma(1, 2) + d(0, 3)$ 

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Raikot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| 0 | 1 | Х | 1 |
|---|---|---|---|
| 2 | 3 | 2 | Х |

# Q.13 EXPLAIN SEQUENTIAL CIRCUIT (2- MARK) DETAILING:

- ✓ In the sequential circuit <u>output</u> is <u>depend</u> on the basic <u>input</u> as well as <u>previous output</u>.
- ☑ In the sequential circuit there is <u>future to store</u> previous <u>output</u>.
- ☆ Types of Sequential Circuit or Explain Flip- Flop. Or Explain Latch.
- ✓ Flip- Flop is **<u>Binary cell</u>** cable of **<u>store 1-bit</u>** information.
- ✓ Flip Flop is **Sequential Circuit.**
- ☑ It can store **<u>binary bit.</u>**
- $\blacksquare$  It is also called <u>Latch.</u>
- ✓ Flip- Flop was found in <u>1919</u> by <u>William Eccles and F. W. Jordon.</u>
- ✓ It is called <u>Eccles- Jorden trigger circuit</u>.

### ☆ Type of Flip- Flop

☑ There 5 type of Flip- Flop.

- 1. SR Flip- Flop
- 2. D Flip- Flop
- 3. T- Flip- Flop
- 4. J- K Flip- Flop
- 5. Master Slave Flip- Flop



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

☆ 1) <u>SR Flip- Flop(Set and Reset)</u>

Block diagram of SR Flip- Flop is Follow



- $\blacksquare$  In the above diagram there are <u>two</u> input like <u>S</u> and <u>R</u>
- ✓ One addition **<u>input is C.</u>**
- $\blacksquare$  There are two **output** like **Q &**  $\overline{Q}$ .
- ✓ SR Flip- Flop can <u>store 1-bit</u> memory.
- ☑ Logic Circuit of SR Flip- Flop is Following.

# ☆ 2) <u>D Flip- Flop(Data filp flop):-</u>

☑ D Flip- Flop is <u>sequential Circuit</u>.





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

☑ D Flip- Flop can store 1 bit information.
 ☑ Logic diagram of D Flip- Flop is Following.
 Logic Circuit

# ☆ 3) <u>T Flip- Flop(Toggle):-</u>

☑ T Flip- Flop is <u>Sequential Circuit</u>.



- ☑ T Flip- Flop can <u>store only one</u> bit information <u>at a time.</u>
- ☑ Block Diagram and Logic circuit of T Flip- Flop is follow.
- $\blacksquare$  In the above diagram there are two input like T and C.
- $\blacksquare$  There are two out put like Q and  $\overline{Q}$ .



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478-24725

3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

# ☆ 4) <u>JK Flip- Flop:-</u>

- ☑ JK Flip- Flop is also called Jump and Kick Flip- Flop.
- $\blacksquare$  It is also sequential circuit.
- ☑ JK Flip- Flop use to store 1 bit information .
- ☑ JK Flip- Flop has three input Like J, K and C.
- ☑ It has two output.
- ☑ Block Diagram and Logic Circuit of JK Flip- Flop is as follow:



### ☆ 5) <u>Master Slave Flip- Flop:-</u>

- Master Slave Flip- Flop is a sequential circuit
- ☑ Master Slave Flip- Flop are use to store 1 bit information.
- ☑ Master Slave Flip- Flop two input like Master and Slave.
- $\blacksquare$  One addition output is C.

### **BLOCK DIAGRAM**





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

 $\blacksquare$  There are two output like Q and  $\overline{Q}$ .

### ☑ One Marks Questions:- ☑

| Question           | Answer                  |
|--------------------|-------------------------|
| 1. <u>FF MEANS</u> | FLIP FLOP               |
| 2. RS FLIP FLOP    | SET AND RESET FLIP FLOP |
| MEANS              |                         |
| 3. FLIP FLOP CAN   | <u>1 BIT</u>            |
| STORE BIT          |                         |
| 4. JK MEANS        | JUMP AND KICK FLIP FLOP |
|                    |                         |

### Q.14 EXPLAIN CLOCK PULSE .

### **DETAILING:**

 $\blacksquare$  It is a circuit <u>located</u> inside the computer that <u>help increase</u> the speed of computer.

2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road

3 – Vaishalinagar

Nr. Amrapali Under Bridge **Raiya Road** 

Rajkot - 360001

Rajkot – 360001 Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

|          | <u>CHAPTER- 2 DIGITAL COMPONENT</u><br><u>14 MARKS</u><br><u>22 LECTURES</u> |  |
|----------|------------------------------------------------------------------------------|--|
|          | INDEX                                                                        |  |
| SR NO    | <u>TOPICS</u>                                                                |  |
| <u>1</u> | INTEGRATED CIRCUIT                                                           |  |
| <u>2</u> | TYPES OF I.C.                                                                |  |
| <u>3</u> | 2*4 LINE DECODER                                                             |  |
| <u>4</u> | <u>3*8 LINE DECODER</u>                                                      |  |
| <u>5</u> | <u>4*2 ENCODER</u>                                                           |  |
| <u>6</u> | <u>8*3 ENCODER</u>                                                           |  |
| <u>7</u> | MUX                                                                          |  |
| 8        | DE-MUX                                                                       |  |
| <u>9</u> | REGISTER                                                                     |  |
| 10       | COUNTER                                                                      |  |

29





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Raikot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

# <u>Q-1 EXPLAIN I. C.</u> <u>DETAILING:</u>

✓ Integrated Circuit called <u>IC</u>, <u>Micro Circuit</u>, <u>Micro Chip</u>, <u>Silicon Chip</u> or <u>chip</u>

- ☑ Integrated Circuit are <u>use</u> in almost <u>electronic device today</u>.
- ✓ Integrated Circuit are <u>collection</u> of <u>Interconnected logic Gate</u>.
- ✓ To supply and generate output in the integrated circuit, external pin are interconnected to the plastic material.
- ✓ The <u>number</u> pin may be <u>range</u> in between <u>14 to 100 pin.</u>
- ☑ There are various type of I. C. available like.
  - **SSI** (SMALL SCALE INTREGATION)
  - ► MSI (MEDIUM SCALE INTREGATION)
  - ► LSI (LARGE SCALE INTREGATION)
  - **VLSI** (VERY LARGE SCALE INTREGATION)
  - > ULSI (ULTRA LARGE SCALE INTREGATION)

# 1. SSI (SMALL SCALE INTREGATION)

✓ In the SSI the number of <u>logic gates</u> are approx. <u>less than or equal to 10.</u>
✓ Generally, this <u>logic gate</u> is <u>Independent.</u>

# 2. MSI (MEDIUM SCALE INTREGATION)

✓ In the MSI either number of logic gates are approx. in between 10 to 20.
✓ MSI is more complex then SSI.

# 3. LSI (LARGE SCALE INTREGATION)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

☑ In lxi number of logic gates are <u>between 200 to 1000.</u>

✓ LSI it is more <u>complex then SSI</u>.

☑ **Example** of LSI is **PEROM and small Processor.** 

# 4. VLSI (VERY LARGE SCALE INTREGATION)

✓ In the VLSI the number of <u>logic gates</u> are <u>more than 1 Lack.</u>
 ✓ The example of VLSI is <u>microchip</u> of computer.

### 5. ULSI (ULTRA LARGE SCALE INTREGATION)

 $\blacksquare$  In the ULSI the number of logic gates are more than 1 million.

### 🗹 One Marks Questions:- 🗹

| Question           | Answer                        |
|--------------------|-------------------------------|
| 1. <u>IC MEANS</u> | <b>INTEGRATED CIRCUIT</b>     |
| 2. SSI MEANS       | SMALL SCALE INTEGRATION       |
| 3. MSI MEANS       | MEDIUM SCALE INTEGRATION      |
| 4. ULSI MEANS      | ULTRA LARGE SCALE INTEGRATION |



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

**Q-2 EXPLAIN 2 X 4 LINE DECODER.** 

# **DETAILING:**

☑ Decoder is <u>logic circuit</u>.

☑ Decoder convert<u>n bit</u> input data <u>into 2n output</u> data.

✓ Decoder <u>conver</u>t <u>binary language</u> into <u>Human readable form.</u>

### **Block Diagram**



### Truth Table

|                                                 | a | b | <b>D</b> <sub>3</sub> | <b>D</b> <sub>2</sub> | <b>D</b> <sub>1</sub> | <b>D0</b> |
|-------------------------------------------------|---|---|-----------------------|-----------------------|-----------------------|-----------|
| $\overline{a} \cdot \overline{b}$               | 0 | 0 | 0                     | 0                     | 0                     | 1         |
| $\overline{a} \cdot b$                          | 0 | 0 | 0                     | 0                     | 1                     | 0         |
| $\boldsymbol{a}\cdot \overline{\boldsymbol{b}}$ | 1 | 0 | 0                     | 1                     | 0                     | 0         |
| a · b                                           | 1 | 1 | 1                     | 0                     | 0                     | 0         |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

Logic Circuit

| a b<br>Find the data and the ant me | 00 |
|-------------------------------------|----|
| gate are mane than 2 milients & &   | 0  |
|                                     |    |
|                                     |    |
|                                     |    |
|                                     |    |

### ☑ One Marks Questions:- ☑

| Question            | Answer                      |
|---------------------|-----------------------------|
| 1. <u>2*4 means</u> | <b>2 INPUT AND 4 OUTPUT</b> |
| 2. DECODER<br>MEANS | BINARY TO HUMAN LANGUAGE    |

### Q 3 EXPLAIN 3 X 8 DECODER.

**DETAILING:** 



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

- Decoder is <u>combination circuit.</u>
- ☑ Decoder <u>convert one type</u> of coded information <u>into another type</u>
- ☑ Decoder <u>convert binary language into human readable form.</u>

#### **Block Diagram**



### **Truth Table**

| Α | B | С | <b>D7</b> | <b>D6</b> | D5 | <b>D4</b> | D3 | D2 | <b>D1</b> | <b>D0</b> |
|---|---|---|-----------|-----------|----|-----------|----|----|-----------|-----------|
| 0 | 0 | 0 | 0         | 0         | 0  | 0         | 0  | 0  | 0         | 1         |
| 0 | 0 | 1 | 0         | 0         | 0  | 0         | 0  | 0  | 1         | 0         |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Logic Circuit



Q-4 <u>Explain Encoder.</u> Explain 4 x 2 Line Encoder

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

### **DETAILING:**

☑ Encoder is combinational circuit.

- ✓ Encoder is **opposite process of decoder**.
- Encoder convert <u>one type of</u> coded information to <u>another type of code</u>.
- ✓ Encoder convert **<u>human language into binary language</u>**
- ✓ There are **<u>two type of encoder</u>**.
  - 1.4 x 2 line Encoder
  - 2.8 x 3 line Encoder

### **Block Diagram**



# **☑**TRUTH TABLE

| D <sub>0</sub> | <b>D</b> <sub>1</sub> | <b>D</b> <sub>2</sub> | <b>D</b> <sub>3</sub> | a | b |
|----------------|-----------------------|-----------------------|-----------------------|---|---|
| 1              | 0                     | 0                     | 0                     | 0 | 0 |
| 0              | 1                     | 0                     | 0                     | 0 | 1 |
| 0              | 0                     | 1                     | 0                     | 1 | 0 |
| 0              | 0                     | 0                     | 1                     | 1 | 1 |

 $\mathbf{\square} \quad \mathbf{\underline{FUNCTION}}:- \mathbf{a} = \mathbf{D}_{2} + \mathbf{D}_{3}$




2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

 $\mathbf{b} = \mathbf{D}_{1+}\mathbf{D}_3$ 

## Logic Circuit

| D      | - 1 | 01 | 1D 2 | DO | 0 | 0   | 0   | F    | 0   | 0   |
|--------|-----|----|------|----|---|-----|-----|------|-----|-----|
| 20     | 0   | 0  | 1    | þ  | 0 | 05  | +   | 0    | 0   | 0   |
|        | 1   |    | 1    | 0  | 0 | t   | 0   | to   | 0   |     |
| 100    |     |    | 1    | 0  | t | 04  | -0- | 0    | 0   | 0   |
| -      |     |    |      | r  | 0 |     | 0   |      |     | 0   |
| Sec. 1 |     |    |      |    |   | 5   |     |      |     |     |
| 100    |     |    |      |    |   |     |     | >    |     | —-ь |
|        |     |    |      |    |   | 504 | 10  | + 20 | + 4 | 0-0 |

 $\checkmark$  In the above diagram <u>their are 4 input like</u> <u>**D0**, **D1**, **D2**, **D3** and their <u>are 2</u> <u>output like a, b.</u></u>

## 🗹 One Marks Questions:- 🗹

| Question          | Answer                             |
|-------------------|------------------------------------|
| 1. <u>ENCODER</u> | <b>OPPOSITE PROCESS OF DECODER</b> |
| MEANS?            |                                    |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

Q-5.8 X 3 LINE ENCODER.



☑ Encoder is **combination of circuit.** 

☑ Encoder convert <u>human language</u> into binary language.

✓ <u>In 8 x 3 line</u> encoder has <u>8 inputs</u> like D0, D1, D2,.....D7 and their are 3 output like a, b, c.



<u>Block Diagram</u>

Truth Table

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| $\mathbf{D}_{0}$ | <b>D</b> <sub>1</sub> | $\mathbf{D}_2$ | <b>D</b> <sub>3</sub> | <b>D</b> 4 | <b>D</b> 5 | <b>D</b> 6 | $\mathbf{D}_7$ | a | b | c |
|------------------|-----------------------|----------------|-----------------------|------------|------------|------------|----------------|---|---|---|
| 1                | 0                     | 0              | 0                     | 0          | 0          | 0          | 0              | 0 | 0 | 0 |
| 0                | 1                     | 0              | 0                     | 0          | 0          | 0          | 0              | 0 | 0 | 1 |
| 0                | 0                     | 1              | 0                     | 0          | 0          | 0          | 0              | 0 | 1 | 0 |
| 0                | 0                     | 0              | 1                     | 0          | 0          | 0          | 0              | 0 | 1 | 1 |
| 0                | 0                     | 0              | 0                     | 1          | 0          | 0          | 0              | 1 | 0 | 0 |
| 0                | 0                     | 0              | 0                     | 0          | 1          | 0          | 0              | 1 | 0 | 1 |
| 0                | 0                     | 0              | 0                     | 0          | 0          | 1          | 0              | 1 | 1 | 0 |
| 0                | 0                     | 0              | 0                     | 0          | 0          | 0          | 1              | 1 | 1 | 1 |



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725

3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

Logic Circuit A=D4+ D5+D6+D7 B= D2+D3+D6+D7 C=D1+D3+D5+D7

#### ☑ One Marks Questions:- ☑

| Question          | Answer                             |
|-------------------|------------------------------------|
| 1. <u>ENCODER</u> | <b>OPPOSITE PROCESS OF DECODER</b> |
| MEANS?            |                                    |

Q 6 EXPLAIN MUX. OR EXPLAIN MULTI PLXER. OR EXPLAIN DATA SELECTOR. OR EXPLAIN 4 X 1 LINE MULTI PLEXER.

### **DETAILING:**

☑ Multiplexer is **combinational circuit.** 

☑ It is also called <u>data selector.</u>

✓ Multiplexer <u>means many into one</u>. Because <u>it select one of many</u> input and <u>direct it to the output.</u>

 $\blacksquare$  The selection of input is control by selection line (input)

## **Block Diagram**

| To      | - 4X1 | The second second |   |
|---------|-------|-------------------|---|
| T.1.    | _ MUX |                   | D |
| 13      |       | a state of the    |   |
| and and |       | alwest 1          |   |
| Se      |       | River Harden      |   |
| 1       | 51    |                   |   |





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

### **Truth Table**

| Inj            | put                   | Output |
|----------------|-----------------------|--------|
| S <sub>0</sub> | <b>S</b> <sub>1</sub> | D      |
| 0              | 0                     | D      |
| 0              | 1                     | D      |
| 1              | 0                     | D      |
| 1              | 1                     | D      |

## Logic Circuit



☑ In the above diagram their are 4 input like I0, I1, I2,3.

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

 $\blacksquare$  Their are 2 selection line like S0, S1.

✓ There are 1 output like D.

### ☑ One Marks Questions:- ☑

| Question         | Answer        |
|------------------|---------------|
| 1. MUX MEANS     | MULTIPLEXER   |
| 2. <u>MUX IS</u> | DATA SELECTOR |

### Q7 EXPLAIN DEMULTIPLEXER EXPLAIN DATA DISTRIBUTER.

#### **DETAILING:**

☑ Demultiplexer is a <u>combinational circuit</u>

☑ Demultiplexer is <u>revers operation</u> of multiplexer

☑ It is also called **<u>Data Distributer.</u>** 

☑ It is **transmit** the **same data** of the **different part.** 

☑ De Mux <u>means 1</u> Into <u>many.</u>

### **Block Diagram**

| and the second s | 1×4 line       | THE OWNER WHEN THE     | -Io |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|-----|
| D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | De-Mux         |                        | -10 |
| To Calentar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | a set monthing | A REAL PROPERTY OF     | 23  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | a ben when     | the Party of the Party |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                | State Party of Low     |     |
| 5,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0              |                        |     |





2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

## **Truth Table**

| Input |  |  |
|-------|--|--|
| D     |  |  |
| D     |  |  |
| D     |  |  |
| D     |  |  |
| D     |  |  |

| Input          |       |  |
|----------------|-------|--|
| S <sub>0</sub> | $S_1$ |  |
| 0              | 0     |  |
| 0              | 1     |  |
| 1              | 0     |  |
| 1              | 1     |  |

| S <sub>0</sub> | $S_1$ |
|----------------|-------|
| 0              | 0     |
| 0              | 1     |
| 1              | 0     |
| 1              | 1     |
|                |       |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

**Logic Circuit** 

| proitsoridanse p zi roxolqitum al     |
|---------------------------------------|
| De multipleren is needed and entern a |
| It is also called dota diatributes    |
| The transmit the same data to the     |
| ET De nui micans IV many.             |
|                                       |

## ☑ One Marks Questions:- ☑

| Question          | Answer           |
|-------------------|------------------|
| 1. DMUX MEANS     | DEMULTIPLEXER    |
| 2. <u>DMUX IS</u> | DATA DISTRIBUTOR |

REAL PROPERTY OF THE PROPERTY

2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

Q 8 EXPLAIN REGISTER. OR EXPLAIN SHIFT REGISTER. OR EXPLAIN 4 BIT BINARY REGISTER.

## **DETAILING:**

| All the bits of bindow ments     |
|----------------------------------|
| Totaling and a time to called Go |
| CP                               |
| II                               |
| cp                               |
| sometion divise left side our    |
| e side is called abits and side  |
| The to prost ruft and areas      |
| 50                               |

☑ Register is **<u>collection</u>** of **<u>one or more than one flip- flop</u>**.

- ☑ In the above diagram there are **four input like I0, I1, I2, I3**
- $\blacksquare$  There are <u>four output</u> like Q0, Q1, Q2, Q3.
- **Each flip-flop** has one clock input to control process in the register.

## **<u>Types of Register</u>**

- There are **two types of register** like **parallel register** and **shift register** 

## **1. Parallel Register.**

 $\checkmark$  All the bits of <u>binary informat</u>ion are <u>load into register</u> at a time is called parallel register.

## 2. Shift Register.



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

 $\blacksquare$  A Register is a <u>capable of shifting</u> binary information either <u>left side or</u> <u>right</u> side <u>or in both side</u> is called Shift register.

☑ There are four type of shift register.

1. SISO (SERIAL IN SERIAL OUT)

2. SIPO (SERIALIN PARALLE OUT)

**3. PISO** (PARALLEL IN SERIAL OUT)

4. PIPO (PARALLEL IN PARALLEL OUT)

## 1. SISO (SERIAL IN SERIAL OUT)

 $\blacksquare$  In this type of register data is <u>store bit by bit</u> and <u>taken out</u> of the register <u>serially</u> is called SISO.

## 2. SIPO (SERIAL IN PARALLEL OUT)

 $\checkmark$  In this type of register the data is taken into the register <u>bit by bit</u> and taken out <u>Parallel Mode</u> is called SIPO.

## 3. PISO. (PARALLEL IN SERIAL OUT)

 $\checkmark$  In this type of register, the data is <u>entered parallel mode</u> and taken out of the register <u>serially.</u>

## 4. PIPO (PARALLEL IN PARALLEL OUT)

 $\blacksquare$  In this type of register, the data is entered in the <u>parallel mode</u> as well as taken out to the register in <u>parallel Mode</u>.

## ☑ One Marks Questions:- ☑

| Question         | Answer |
|------------------|--------|
| 1. HOW MANY      | 2      |
| TYPES OF         |        |
| <u>REGISTER?</u> |        |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Raikot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| 2. <u>SISO MEANS</u> | SERIAL IN SERIAL OUT     |
|----------------------|--------------------------|
| 3. <u>SIPO</u>       | SERIAL IN PARALLEL OUT   |
| 4. <u>PIPO</u>       | PARALLEL IN PARALLEL OUT |

#### **Q-9 EXPLAIN COUNTER.**

#### **DETAILING:**

 $\checkmark$  Counter is nothing but a <u>register</u> that <u>capable of counting</u> the <u>clock input</u> into the <u>register</u>.

✓ Counter is also called **<u>binary Counter</u>**.

☑ In the counter, Mainly <u>J - K flip-flop is used</u>

 $\mathbf{V}$  In the above diagram three-bit binary register has <u>three clock pulse</u> and <u>two</u> input like J and K.

 $\blacksquare$  There are three output like <u>**Q0, Q1, Q2**</u>.

✓ There are two types of counter <u>**ripple**</u> counter and <u>**Asynchronous**</u> counter.

**☑**<u>**Ripple counter**</u> count <u>clock pulse in parallel mode</u> where as

Asynchronous counter count in the sequence.

## ☑ One Marks Questions:- ☑

| Question           | Answer                             |
|--------------------|------------------------------------|
| 1. <u>COUNTER</u>  | <b>IT COUNT CLOSE PULSE IN THE</b> |
| MEANS              | REGISTER                           |
| 2. <u>HOW MANY</u> | 2                                  |
| TYPES OF           |                                    |
| CONTER?            |                                    |





- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

#### **CHAPTER- 3 DATA REPRESENTATION**

| <u>SR NO</u> | TOPICS               |  |
|--------------|----------------------|--|
| <u>1</u>     | BINARY ADDITION      |  |
| <u>2</u>     | <b>SUBTRACTION</b>   |  |
| <u>3</u>     | MULTIPLICATION       |  |
| <u>4</u>     | DIVISION             |  |
| <u>5</u>     | PARITY BIT           |  |
| <u>6</u>     | ERROR DETECTION CODE |  |

**INDEX** 



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

 $\rightarrow$  Binary Addition: -

#### **DETAILING:**

| 0  | 0  | 1  | 1  | 1  |
|----|----|----|----|----|
| +0 | +1 | +0 | +1 | +1 |
| 0  | 1  | 1  | 10 | +1 |
|    |    |    |    | 11 |
|    |    |    |    |    |

1+1+1+1= 10 1+1+1+1+1= 11 Note. Even =10 , Odd = 11

 $\rightarrow$  (111 + 101) perform addition.

→ Binary Multiplication

### **DETAILING:**

| 1 1 1   | 1101    |
|---------|---------|
| 111     | * 101   |
| * 10    | 1101    |
| 1 1 1 0 | 0000    |
| 1110    | 1101    |
|         | 1000001 |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

#### $\rightarrow$ Binary Division

### **DETAILING:**

| 101         | 1001        |
|-------------|-------------|
| 111111      | 110 110 110 |
| <u>-11</u>  | -110        |
| 0011        | 000110      |
| <u>- 11</u> | - 110       |
| 0000        | 000000      |

# Q-1.EXPLAIN ERROR DETECTION CODE OR EXPLAIN PARITY BIT.

#### **DETAILING:**

 $\checkmark$  There is <u>1 bit</u> that <u>detected error</u> during transmission of data is known as <u>pairty bit</u>.

- ✓ Parity bit us used as <u>error detection code.</u>
- ✓ Parity bit can <u>detected present</u> of <u>error</u> during data transmission.
- **Error** detection is **<u>ability</u>** to <u>**detected** the error</u>.

☑ One Marks Questions:- ☑

(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Raikot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| Question         | Answer                |
|------------------|-----------------------|
| 1. PARITY BIT    | ERROR                 |
| DETECT           |                       |
| 2. PARITY MEANS  | PAIR OF BIT           |
| 3. PARITY BIT IS | ERROR DETECTION CODE. |
| ALSO CALLED      |                       |

### Q 2 Explain floating point representation.

#### **DETAILING:**

 $\checkmark$  Floating point representation is method to <u>represent numerical data</u> in the <u>memory cell</u>.

☑ In the floating point there are <u>two parts</u> like <u>Mantissa and Exponent.</u>

### 1. Mantissa

 $\checkmark$  Mantissa part should be greater than or equal to <u>0.1</u> and <u>less than 1.</u>

Ex. 12.4566 Then M= .4566

### **2** Exponent

✓ It means <u>power of value</u>.
✓ It is <u>represented</u> as <u>"E"</u>

**Ex.** 10.10 \*  $10^{-3}$ Then E =  $1^{-3}$ 

☑ One Marks Questions:- ☑

| Question | Answer |
|----------|--------|
|          |        |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| 1. ERROR                                           | NO |
|----------------------------------------------------|----|
| <b>DETECTION CODE</b>                              |    |
| IS CORRECT                                         |    |
| ERROR??                                            |    |
| 2. HOW MANY PART                                   | 2  |
| IN ERROR                                           |    |
| DETECTION                                          |    |
| CODE?                                              |    |
| 2. HOW MANY PART<br>IN ERROR<br>DETECTION<br>CODE? | 2  |

#### CHAPTER- 4 C. P. U. <u>14 MARKS</u> <u>22 LECTURES</u>

#### **INDEX**

| <u>SR NO</u> | TOPICS                        |
|--------------|-------------------------------|
| <u>1</u>     | ALU                           |
| <u>2</u>     | COMPONENTS OF ALU             |
| <u>3</u>     | GENERAL REGISTER ORGANIZATION |
| <u>4</u>     | STACK ORGANIZATION            |
| <u>5</u>     | MEMORY STACK                  |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| <u>6</u> | REGISTER STACK   |
|----------|------------------|
| <u>7</u> | NOTATION         |
| <u>8</u> | <u>INTERRUPT</u> |

## Q-1 EXPLAIN CPU AND COMPONENTS OF CPU. (5- MARK) DETAILING:

 $\checkmark$  The part of <u>computer system</u> that perform the <u>bulk data processing</u> is call <u>CPU.</u>

**☑** CPU is **<u>heart</u> of <u>digital computer</u>.** 

☑ It performs <u>al</u>l the <u>function</u> and <u>variety of code</u>.

**✓** CPU are **made up** of **three major Part.** 



(AFFILIATED TO SAURASHTRA UNIVERSITY) 2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,2472590 Ph.No–(0281)2471645

**Block Diagram of CPU** 



 $\checkmark$  There are <u>three</u> major <u>components</u> of CPU like <u>control Unit, Register set</u> and <u>ALU</u>.

## 1) <u>Control Unit</u>

 $\blacksquare$  Control Unit <u>monitor</u> the <u>transfer the data</u> of information to the computer device.

✓ Control unit **control** all the **operation and code.** 

✓ Control unit **monitor** all the **input output.** 

✓ Control unit **instruct** the **ALU** which **operation** to be **perform.** 

## 2) <u>ALU</u>

☑ The <u>ALU</u> of computer is <u>place</u> where <u>actual data process</u>.

✓ It is **multiprocessing digital** unit.

☑ It can **perform** set of **basic arithmetic** and **logical operation**.

✓ This **part** of **microprocess** is **responsible** for **perform addition**,

Subtraction, Multiplication, and Division.

✓ It performs **required micro operation.** 

3) <u>Register Set:-</u>



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

☑ Register set **store Binary** Information **into the register.** 

## ☑ One Marks Questions:- ☑

| Question              | Answer                    |
|-----------------------|---------------------------|
| 1. <u>CPU IS</u> OF   | HEART                     |
| <b>COMPUTER?</b>      |                           |
| 2. <u>CPU MADE UP</u> | 3                         |
| WITH MAIN             |                           |
| PART                  |                           |
| 3. ALU MEANS          | ARITHMETIC AND LOGIC UNIT |

**Q.2 Explain General Register Organizer.** (5 Mark) (MIMP) **DETAILING:** 

☑ There are **large number** of **registers** to be include **inside the CPU.** 

✓ This register is <u>called processor register.</u>

 $\blacksquare$  This processor register are <u>inter connected</u> with each other <u>inside the CPU</u>.



55

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Raikot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

☑ In the above diagram......

 $\checkmark$  There are <u>7 processor</u> register like <u>R1, R2, R3,.....R7</u> This register are used to <u>store binary information</u>.

 $\blacksquare$  There are <u>2 multiplexer</u> like <u>MUX A</u> and <u>MUX B</u>.

✓ There are <u>two control words</u>. <u>Sel A</u> and <u>Sel B</u>.

✓ There is **arithmetic and Logical unit** to be used to perform pacific **micro** 

## operation.

✓ There is 1 Control word <u>like opr.</u>

 $\checkmark$  Control word <u>opr</u> is used to select which <u>micro operation</u> to be <u>performed</u> by ALU.

 $\checkmark$  There is <u>1 decoder</u> to be used to <u>select destination</u> register to <u>store</u> <u>generated output</u>.

☑ Control word <u>sel D</u> control the <u>decoder</u>.

 $\checkmark$  There is <u>1</u> external <u>Input line</u>. It may be connected with <u>another memory</u> <u>device</u>.

✓ There is <u>1 output</u> line is used to <u>store result</u> into <u>either processor</u> register <u>or another memory device.</u>

## 🗹 One Marks Questions:- 🗹

| Question                               | Answer   |
|----------------------------------------|----------|
| 1. PROCESSOR REGISTER IS               | YES      |
| <b>INTERCONNECTED WITH EACH OTHER?</b> |          |
| 2. HOW MANY CONTRO WORDS ARE IN        | <u>4</u> |
| REGISTER                               |          |

## Q- 3 EXPLAIN CONTROL WORD. (3- MARK)

## **DETAILING:**

There are <u>4 control word</u> in the general <u>register</u> organization.
Working of each control words describe as per the following.

1. <u>Sel A</u>



2 – Vaishalinagar Nr. Amrapali Under Bridge **Raiya Road** Rajkot - 360001 Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

3 – Vaishalinagar Nr. Amrapali Under Bridge **Raiya Road** Rajkot - 360001

Sel A has 3 Control input signals to the control operation on the MUX A.

## 2. SEL B

Sel B has 3 Control input signals to the control operation on the MUX B.

## 3. <u>Sel D</u>

 $\checkmark$  Sel D has 3 Control input signals to the **control** operation on the (3 X 8) decoder.

## 4. <u>OPR.</u>

☑ Opr has **5 control** input signals to control operation Alu to describe which micro operation to be performed by <u>ALU</u>.

- ✓ Using sel A and sel B, we can select source register or source input for the ALU.
- **Sel D** is used to select **destination** register to **store output**.

**Q-4 EXPLAIN A REGISTER.** OR **EXPLAIN AR REGISTER** OR **EXPLAIN AC REGISTER** OR **EXPLAIN ACCUMULATOR REGISTER.** 

## **DETAILING:**

Some process unit has 1 separate register from all other it call accumulator register.

✓ This Register is also call A register, AC register, and AR register.

**I** The name of this register is divided from the arithmetic addition process.

☑ The A register is multipurpose register capable of performing not only add microoperation but it can perform many other operation.





3 – Vaishalinagar Nr. Amrapali Under Bridge Nr. Amrapali Under Bridge **Raiya Road Raiya Road** Rajkot - 360001 Rajkot - 360001 Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

**Block Diagram.** 



☑ In the above diagram ALU passes the data to the A register, A register can check the data if data is correct than it will return to the output device. If data is not correct, A register can return it to the ALU.

## ☑ One Marks Questions:- ☑

| Question          | Answer               |
|-------------------|----------------------|
| 1. <u>A means</u> | Accumulator register |

## **Q-5 EXPLAIN STACK ORGANIZATION.**

## **DETAILING:**

✓ Stack is **storage unit** that store binary information in **LIFO manner**.

✓ In the Stack organization there is 1 register is used to store address of stack This register is called **Stack pointer**.

Stack pointer consist **address** of binary information which is **store top of** stack.

✓ There are two major operation of stack organization like <u>PUSH and POP</u>.

## 1) Push Operation



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725

3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

✓ Push operation is <u>add</u> new <u>binary information</u> into the stack is called Push operation.

☑ This new binary information always <u>place</u> at the <u>top of stack</u>.

## 2) Pop Operation

The operation of <u>delete</u> binary information from the top of stack is <u>called</u>
<u>POP</u> operation.
The POP operation always remove binary information from the top of stack.

## • <u>Type of Stack: -</u>

- 1. Register Stack
- 2. Memory Stack

## 1) <u>Register stack: -</u>

## **Block of diagram**



(AFFILIATED TO SAURASHTRA UNIVERSITY) 2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,2472590 Ph.No–(0281)2471645



✓ The following diagram <u>describe</u> register stack which can store <u>64 words</u>.
✓ In the above diagram there are <u>four register</u>.

### 1. Data Registers: -

✓ It can store information when we perform either <u>push</u> operation or <u>pop</u> <u>operation</u>, binary information is <u>store into</u> <u>data register</u>.

### 2. Stack Pointer Register -

 $\blacksquare$  In the stack organization there is 1 register is used to <u>store address of sack</u> is called stack pointer register.

### 3. Full Register: -

✓ Full register can store 1 bit information.

✓ Full register indicates their stack is <u>full or not</u>.



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725

3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

## 4. Empty Register:-

 $\blacksquare$  It can store <u>**1** bit</u> information.

**Empty** register indicate that stack is **<u>Empty</u> or Not**.

## 2) Memory Stack

☑ Register **stack is separate unit**. It available **inside** the <u>CPU</u> and <u>works as</u> **processor**.

Memory stack is a **part of main memory**.

 $\blacksquare$  In a above diagram there are three segment like programe segment, data segment and stack segment.



### 1) Program segment



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

✓ It is used to **store instructions.** 

✓ There is <u>**1 register**</u> available with program <u>segment is called program</u> <u>counter</u>.

☑ Program counter is used to store the <u>address</u> of <u>next instruction</u>

## 2) Data Segment

✓ It is use to **store operand.** 

☑ There is <u>**1 register**</u> available with data segment is called <u>Address Register</u>.

☑ Address register is used to **store** address of **operand.** 

### 3) Stack segment

☑ Stack segment is used to **store binary** information in **LIFO manner**.

 $\blacksquare$  The stack pointer register is used to **<u>store memory address</u>** of binary

### <u>information</u>

✓ Program counter, address register and stack point are <u>connected</u> with <u>main</u> <u>memory using common bus</u>.

## 🗹 One Marks Questions:- 🗹

| Question                                           | Answer |
|----------------------------------------------------|--------|
| 1. <u>How many stack is</u><br><u>available?</u>   | 2      |
| 2. <u>Stack is store data</u><br><u>in manner?</u> | Lifo   |

Q- 6 EXPLAIN RPN OR EXPLAIN REVERSE POLISH NOTATION OR EXPLAIN PUBLISH NOTATION.

**DETAILING:** 



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

A stack organization is very powerful tool to <u>calculate</u>, <u>arithmetic</u> <u>operation</u>.

**\checkmark** The comma arithmetic expression is <u>written into infix notation</u>. That means each <u>operator written between operand value</u> for example <u>**a** + **b**</u> is <u>infix notation</u>.

✓ To calculate any arithmetic operation into stack organization it must be convert **into polish notation**.

✓ There are three type of notation like infix, postfix, and prefix.

## 1. Postfix notation

- ☑ It means each operator written after operand value
- ☑ Ex. <u>ab+</u>

## 2. Prefix notation

✓ It means each operator written before the operand value
✓ Ex. +ab

## 3. Infix notation

☑ It means each operator written **<u>between operand</u>** value.

☑ Ex. <u>a + b</u>

## **Q-7 EXPLAIN INTERRUPT.**

## **DETAILING:**

✓ The concept of program **interrupt** is used to **handle variety of problem** that **arrive out of** normal **program sequence**.

☑ The interrupt facility is **<u>useful</u>** in **<u>multiprogramming</u>** environment.



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

 $\checkmark$  When <u>two</u> or more <u>program</u> is reside in the memory at the same time, the function of interrupt facility is <u>take care of data transfer</u> of one or more program. While another program is executed.

## **☑** <u>Type of interrupted</u>

☑ There are <u>three</u> type of interrupt like

- 1. Internal
- 2. External
- 3. Software

## 1) <u>External Interrupt</u>

☑ The external interrupt <u>use</u> by <u>external event.</u>

✓ That come from <u>I/P- O/P device</u> request transfer of data, input- output device finish transfer of data or <u>power failure.</u>

## 2) <u>Internal interrupt</u>

 $\blacksquare$  It is also called <u>traps</u>.

✓ Internal interrupt are <u>come</u> from <u>internal part</u> like <u>register overflow, stack</u> <u>overflow and invalid operation code.</u>

 $\checkmark$  Like external interrupt this input also used signal that occur in the hardware of the CPU.

## 3) <u>Software Interrupt</u>

## ☑ It is **special cell**.

This instruction provide switch from CPU user mode to the supervisor mode.
This interrupt comes from <u>any type of software</u>.

## 🗹 One Marks Questions:- 🗹

| <b><u>Question</u></b> | Answer |
|------------------------|--------|
|                        |        |

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| 1. <u>When interrupt</u>                       | When two or more program are reside into |
|------------------------------------------------|------------------------------------------|
| <u>come?</u>                                   | computer                                 |
| 2. <u>Internal interrupt is</u><br>also called | <u>Traps</u>                             |
|                                                | ·                                        |

## <u>CH-5 INPUT- OUTPUT ORGANIZATION</u> <u>14 MARKS</u> <u>20 LECTURES</u>

**INDEX** 

SR NO

TOPICS

(AFFILIATED TO SAURASHTRA UNIVERSITY)



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| <u>1</u> | MEMORY BUS             |
|----------|------------------------|
| <u>2</u> | INPUT OUTPUT BUS       |
| <u>3</u> | <u>I.O.P</u>           |
| <u>4</u> | INPUT OUTPUT INTERFACE |
| <u>5</u> | BUS                    |
| <u>6</u> | DMA TRANSFER           |
| <u>7</u> | DMA CONTROLLER         |
| <u>8</u> | WORKING OF DMA         |

## **Q-1 EXPLAIN MEMORY BUS**

#### **DETAILING:**

✓ Input- Output organization **provide environment** for **transfer information** between **internal storage** and **external input- Output**.

**Block Diagram:** 





- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645



✓ In the memory bus there are three <u>layers</u> of bus available like <u>Address bus</u>, <u>Data bus and control bus</u>.

☑ Data bus can <u>collect</u> all the <u>data from input device</u> and <u>memory device</u>.

✓ **Data bus** can **give data** to the **address bus**.

Address bus can **transfer information** about **memory location** from **one part** of computer to **another part of computer**.

✓ Address bus also **transfer data** to **the processor.** 

✓ Processor can perform **process** of the data and **return to the data bus.** 

 $\blacksquare$  Data bus can **transmit the data** to the **address bus**.

 $\blacksquare$  Control bus control all the processes of memory bus.

## Q-2 EXPLAIN INPUT- OUTPUT BUS.

## **DETAILING:**

✓ <u>Communication link</u> between <u>process</u> and <u>Input-Output device</u> is show <u>in diagram.</u>

The <u>input/ Output</u> bus consists of <u>data</u> line, <u>address</u> line and <u>control line.</u>
Each device has <u>associated</u> with <u>its interface</u>.

✓ Each <u>interface decodes</u> the <u>address</u> and <u>control receive</u> from the <u>input/</u> <u>Output Bus.</u>

✓ Interface <u>give data</u> to the <u>data bus</u>. <u>Data bus can transmit data</u> to the <u>address bus</u> and address bus <u>transmit data</u> to the <u>processor</u> or <u>interface</u>.
✓ Address bus is also called <u>address line</u>.

(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645



## ☑ One Marks Questions:- ☑

| Question            | Answer                 |
|---------------------|------------------------|
| 1. <u>Io means</u>  | Input and output       |
| 2. <u>Iop means</u> | Input output processor |

## Q-3 EXPLAIN INPUT/ OUTPUT PROCESS.

### **DETAILING:**

✓ There is <u>separate process</u> communication <u>with all the I/O device</u> and control <u>them is known as IOP</u>.

☑ In some <u>digital system</u> there are <u>more then one IOP</u>.

☑ <u>IOP keep watching data</u> during <u>transmission between I/O device</u>.

☑ If any micro computer system has I/O all the signal control by the IOP.

☑ That means <u>I/O fetch</u> and <u>execute all the I/O instead of CPU</u>.

#### SHREE H. N. SHUKLA COLLEGE OF I.T. & MGMT. (AFFILIATED TO SAURASHTRA UNIVERSITY) 3 – Vaishalinagar 2 – Vaishalinagar Nr. Amrapali Under Bridge Nr. Amrapali Under Bridge **Raiya Road Raiya Road** Rajkot - 360001 Rajkot - 360001 Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645 **Central Processing** Unit (C.P.U) **Peripheral Devices** Memory (PD)(PD) PD) Unit Memory Bus **Input Output** Process (I.O.P) I/O Bus

✓ In the above diagram <u>CPU is master</u> processor and <u>I/OP is slave</u>[Second] processor.

 $\blacksquare$  IOP provide <u>interface</u> to <u>communicate</u> in between <u>I/O device</u> and <u>memory</u> <u>unit</u> using memory bus.

 $\checkmark$  There are some <u>control signal</u> is used to <u>communication</u> in between <u>IOP &</u> <u>CPU.</u>

## 🗹 One Marks Questions:- 🗹

| Question            | Answer                 |
|---------------------|------------------------|
| 1. pdp means        | Peripheral device      |
| 2. <u>Iop means</u> | Input output processor |

## Q-4 EXPLAIN I/O INTERFACE.

**DETAILING:** 

☑ <u>I/O</u> device <u>connected</u> to the <u>CPU</u> by <u>using special communication link</u>, this link are <u>known as I/O interface.</u>

### Q-5 EXPLAIN BUS.

**DETAILING:** 



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725

3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

A collection of <u>hardwire</u> which are <u>arrange</u> in parallel form using <u>transfer</u> the <u>binary</u> information in between <u>computer device</u> is <u>called Bus.</u>
 Using Bus we can <u>transmit binary</u> <u>information</u> like data, address and many other information.

☑ Binary information <u>travel by the bus</u> in the form of <u>pulses</u> either <u>0 or 1</u>.

## Characteristics of Bus: -

## 1) Size of bus

 $\blacksquare$  It specify that how many bit to be carry by the bus at a time.

## 2) Sped of bus.

 $\checkmark$  It is specify that number of bit travel in between computer device at a time.

## 3) Capacity of bus

 $\blacksquare$  Capacity of bus= size of bus x speed of bus

## Type of bus:-

## 1) Data bus

☑ Data bus can **transmit data** from **one** part to **another part** of computer.

## 2) Address bus

 $\checkmark$  Address bus <u>transmit</u> <u>information</u> to the one part of computer to another part of computer.

## 3) <u>Instruction bus</u>

☑ It can transmit <u>control signal</u> from one part to another part of computer.



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478,24725

3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

## 4) System Bus

 $\checkmark$  It is a <u>special bus</u>. It is used to <u>connect path</u> between CPU and main memory.

## 5) Input/ Output Bus

 $\blacksquare$  It is useful to <u>connect</u> processor with Input. Output device.

### 6) Internal Bus

✓ Internal bus **available inside the processor.** 

### 7) <u>External bus</u>

☑ External bus is available to the **Outside of the processor.** 

### ☑ One Marks Questions:-

| Question            | Answer                                      |
|---------------------|---------------------------------------------|
| 1. WHAT IS BUS?     | Bus travel data from one part to other part |
|                     | <u>in computer</u>                          |
| 2. How many bus are | 7                                           |
| available?          |                                             |
| 3. Internal bus     | Inside the cpu                              |
| available in        |                                             |
|                     |                                             |

## Q-6 WHAT IS DMA? WHAT IS DMA TRANSFER.

**DETAILING:** 



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

✓ Generally, CPU <u>control data transmission</u> process <u>between computer</u> <u>peripheral device.</u>

☑ But some time <u>data transmission process</u> and <u>data transmission is done</u> by computer device.

✓ To control data transmission process in between computer device, <u>special</u> <u>device is use.</u> This <u>device is known as DMA controller</u> and this data transmission technique is known as DMA[Direct Memory Access



- DMA Transfer.
- ☑ The block diagram of DMA transfer is following figure
- ✓ The <u>CPU communication</u> with DMA by using <u>data bus</u> and <u>address bus</u>
- ☑ DMA has its own address which <u>active DS and RS line.</u>


2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725 3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

 $\checkmark$  CPU initialize the <u>**DMA throughout**</u> the data bus and once it receives the start control combined. It can start the transfer between peripheral device the and the memory.

☑ When the device send <u>DMA request the DMA controller</u> activate BK Line which informant the CPU to realize bus.

CPU respond with its **<u>BG Line</u>** informant to the DMA that is bus are **<u>disable</u>**.

 $\checkmark$  The **<u>DMA than put</u>** the current value of its address register into the address bus initialize the RD or WK signal and send acknowledgement to the peripheral devices.

 When **\underline{Ba=0}**, the Rd and WR input line **<u>allow</u>** the CPU to communicate with **<u>DMA</u>**.

 $\checkmark$  Then Ba is the <u>**RD & WR the output</u>** line from the DMA controller to the RAM.</u>

 $\checkmark$  From each word that is <u>transfer</u>, the DMA implement its address register and decrement its word count register, when word count register reach 0 the transfer is complete.

 $\checkmark$  Once the transfer is completed the **<u>DMA info</u>** the CPU to transmit by means of **<u>interrupt signal.</u>** 

## • Application of DMA transfer

✓ It is may be useful in many applications between <u>magnetic disk & memory.</u>
✓ It is also useful for update display in interactive terminate.

 $\checkmark$  The contain of transfer to the screen periodically, by means of <u>DMA</u> transfer.

# ☑ One Marks Questions:- ☑

| Question          | Answer               |
|-------------------|----------------------|
| 4. DMA MEANS      | DIRECT MEMORY ACCESS |
| 5. DMA IS         | CONTROLLER           |
| 6. DMA IS CONTROL | SPEED OF OTHER DATA  |
|                   | TRANSMISSION         |

Q- 7 EXPLAIN WORKING OF DMA. [05 MARK]



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph No–(0281)2440478 24725

3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

**DETAILING:** 

| Bus Request → | BR | $\begin{array}{c} D \text{ BUS} & \longrightarrow \text{ Data Bus} \\ A \text{ BUS} & \longrightarrow \text{ Address Bus} \end{array}$ | High<br>Impendence   |
|---------------|----|----------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Bus Grant →   | BG | $\begin{array}{ccc} RD & \rightarrow & Read \\ \hline WR & \rightarrow & Write \end{array}$                                            | When BG<br>Is Enable |

☑ Drawing DMA data transmission CPU use some control signal.

 $\blacksquare$  This control signal is use listed as per the following.

## 1) Bus Request.

**<u>BR</u>** control signal is **generated by DMA** and pass the <u>CPU</u>.

# 2) Bus Grand(BG)

☑ This signal is generated by <u>CPU</u> and <u>pass to the DMA controller</u>.

 $\checkmark$  Using <u>**BR signal DMA controller**</u> pass request to the <u>**CPU to relies a**</u> II the memory bus as well as read write line.

☑ When <u>BR</u> signal become enable, <u>CPU stop the current process.</u>

After this process CPU enabled **<u>BG control signal.</u>** 

 $\blacksquare$  This **<u>BG signal info</u>** to the DMA controller to memory bus are disable.

After this process <u>DMA controller</u> control all the memory bus as well as control line.

 $\checkmark$  Now, using DMA controller the <u>transmission control</u> done between computer device without intervention of CPU.

✓ After completion of <u>data transmission process</u> bus request line become disable there for CPU disable there for CPU disable BG control signal.
 ✓ After that again data transmission process <u>done by the CPU.</u>

## ☑ One Marks Questions:- ☑

| Question           | Answer    |
|--------------------|-----------|
| 7. <u>BG MEANS</u> | BUS GRANT |



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001

3 – Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

| 8. BR MEANS  | BUS REQUEST             |
|--------------|-------------------------|
| 9. CPU MEANS | CENTRAL PROCESSING UNIT |

# Q- 8 EXPLAIN DMA CONTROLLER [05- MARK] DETAILING:

✓ There is one <u>special circuit</u> use to communication between <u>DMA controller</u> and <u>CPU</u> known as <u>interface circuit</u>.



 $\blacksquare$  In the above diagram there are three register.

### 1) Address Register

Address register <u>contain address of specific location</u> inside the memory device.



2 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001 Ph.No–(0281)2440478.24725 3 – Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Raikot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645

 $\blacksquare$  It is used common <u>address bus</u> to direct communication with device.

## 2) Word count Register

✓ This register **specifies that how many numbers of word to be transmitted** from one device to another device.

## 3) <u>Control Register</u>

✓ Control register specify <u>mode of transfer</u> during data transmission while DMA technique is used.

✓ When <u>DMA controller</u> communicate with external device, DMA request and <u>DMA acknowledgement are used.</u>

✓ This signal are <u>manage data</u> transmission during DMA technique is used to transmit data.

☑ DMA controller <u>communicate with CPU</u> by using common bus as well as some control signal

 $\checkmark$  There is one <u>interrupt to be generated</u> by the DMA controller and pass to the CPU.

✓ Using this interrupt <u>DMA controller</u> information to CPU to <u>terminate</u> <u>current process</u>.

## 🗹 One Marks Questions:- 🗹

| Question       | Answer                  |
|----------------|-------------------------|
| 1. AR MEANS    | ADDRESS REGISTER        |
| 2 WORD COUNTER | IT COUNT WORD PASS INTO |
| REGISTER       | REGISTER                |
| MEANS          |                         |

# SHREE H. N. SHUKLA COLLEGE OF I.T. & MGMT.

(AFFILIATED TO SAURASHTRA UNIVERSITY)



- 2 Vaishalinagar Nr. Amrapali Under Bridge Raiya Road Rajkot – 360001
- 3 Vaishalinagar

Nr. Amrapali Under Bridge Raiya Road

Rajkot - 360001

Ph.No-(0281)2440478,2472590 Ph.No-(0281)2471645